Cypress Semiconductor FX2LP Información técnica Pagina 95

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 460
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 94
Chapter 4. Interrupts Page 4-5
4.2.1 803x/805x Compatibility
The implementation of interrupts is similar to that of the Dallas Semiconductor DS80C320.
Table 4-8 summarizes the differences in interrupt implementation between the Intel 8051, the Dal-
las Semiconductor DS80C320, and the FX2.
Table 4-7. EIP Register — SFR 0xF8
Bit Function
EIP.7-5 Reserved. Read as 1.
EIP.4 PX6 - External interrupt 6 priority control. PX6 = 0 sets external interrupt 6 (INT6)
to low priority. PX6 = 1 sets external interrupt 6 to high priority.
EIP.3
PX5
- External interrupt 5 priority control. PX5 = 0 sets external interrupt 5 (INT5
)
to low priority. PX5=1 sets external interrupt 5 to high priority.
EIP.2 PX4 - External interrupt 4 priority control. PX4 = 0 sets external interrupt 4
(INT4 / GPIF / FIFO) to low priority. PX4=1 sets external interrupt 4 to high priority.
EIP.1 PI²C - I²CINT priority control. PI²C = 0 sets I²C-Compatible Bus interrupt to low pri-
ority. PI²C=1 sets I²C-Compatible Bus interrupt to high priority.
EIP.0
PUSB
- USBINT priority control. PUSB = 0 sets USB interrupt to low priority.
PUSB=1 sets USB interrupt to high priority.
Table 4-8. Summary of Interrupt Compatibility
Feature
Intel
8051
Dallas
DS80C320
Cypress
FX2
Power Fail Interrupt Not implemented Internally generated Replaced with RESUME Interrupt
External Interrupt 0 Implemented Implemented Implemented
Timer 0 Interrupt Implemented Implemented Implemented
External Interrupt 1 Implemented Implemented Implemented
Timer 1 Interrupt Implemented Implemented Implemented
Serial Port 0 Interrupt Implemented Implemented Implemented
Timer 2 Interrupt Not implemented Implemented Implemented
Serial Port 1 Interrupt Not implemented Implemented Implemented
External Interrupt 2 Not implemented Implemented Replaced with autovectored USB
Interrupt
External Interrupt 3 Not implemented Implemented Replaced with I²C-Compatible Bus Inter-
rupt
External Interrupt 4 Not implemented Implemented Replaced by autovectored FIFO/GPIF
Interrupt. Can be configured as External
Interrupt 4 on 100- and 128-pin FX2 only.
External Interrupt 5 Not implemented Implemented Implemented
Watchdog Timer Interrupt Not implemented Internally generated Replaced with External Interrupt 6
Real-time Clock Interrupt Not implemented Implemented Not implemented
Vista de pagina 94
1 2 ... 90 91 92 93 94 95 96 97 98 99 100 ... 459 460

Comentarios a estos manuales

Sin comentarios