Cypress Semiconductor CY14B256K Especificaciones Pagina 19

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 24
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 18
CY14B256K
Document Number: 001-06431 Rev. *G Page 19 of 24
Figure 7. SRAM Write Cycle 1: WE
Controlled
[26, 27]
Figure 8. SRAM Write Cycle 2: CE Controlled
Switching Waveforms (continued)
t
WC
t
SCE
t
HA
t
AW
t
SA
t
PWE
t
SD
t
HD
t
HZWE
t
LZWE
ADDRESS
CE
WE
DATA IN
DATA OUT
DATA VALID
HIGH IMPEDANCE
PREVIOUS DATA
t
WC
ADDRESS
t
SA
t
SCE
t
HA
t
AW
t
PWE
t
SD
t
HD
CE
WE
DATA IN
DATA OUT
HIGH IMPEDANCE
DATA VALID
Note
27. CE
or WE are greater than V
IH
during address transitions.
[+] Feedback
Vista de pagina 18
1 2 ... 14 15 16 17 18 19 20 21 22 23 24

Comentarios a estos manuales

Sin comentarios