
Document Number: 001-51038 Rev. *B Page 10 of 18
AC Switching Characteristics
SRAM Read Cycle
Parameter
Description
35 ns 45 ns
Unit
Min Max Min Max
Cypress
Parameter
Alt
t
ACE
t
ELQV
Chip enable access time – 35 – 45 ns
t
RC
[9]
t
AVAV,
t
ELEH
Read cycle time 35 – 45 – ns
t
AA
[10]
t
AVQV
Address access time – 35 – 45 ns
t
DOE
t
GLQV
Output enable to data valid – 15 – 20 ns
t
OHA
[10]
t
AXQX
Output hold after address change 5 – 5 – ns
t
LZCE
[11]
t
ELQX
Chip enable to output active 5 – 5 – ns
t
HZCE
[11]
t
EHQZ
Chip disable to output inactive – 13 – 15 ns
t
LZOE
[11]
t
GLQX
Output enable to output active 0 – 0 – ns
t
HZOE
[11]
t
GHQZ
Output disable to output inactive – 13 – 15 ns
t
PU
[12]
t
ELICCH
Chip enable to power active 0 – 0 – ns
t
PD
[12]
t
EHICCL
Chip Disable to power standby – 35 – 45 ns
Switching Waveforms
Figure 8. SRAM Read Cycle 1: Address Controlled
[9, 10]
Figure 9. SRAM Read Cycle 2: CE and OE Controlled
[9]
t
RC
t
AA
t
OHA
ADDRESS
DQ (DATA OUT)
DATA VALID
ADDRESS
t
RC
CE
t
ACE
t
LZCE
t
PD
t
HZCE
OE
t
DOE
t
LZOE
t
HZOE
DATA VALID
ACTIVE
STANDBY
t
PU
DQ (DATA OUT)
ICC
Notes
9. WE
and HSB must be HIGH during SRAM Read cycles.
10. Device is continuously selected with CE
and OE both Low.
11. Measured ±200 mV from steady state output voltage.
12. These parameters are guaranteed by design and are not tested.
Comentarios a estos manuales